We present the design and the test performed on ADeLinel, a Full-Custom Analog Memory for sparse data sampling. It has been designed as an array of switched capacitors. It is only one channel of 8 cells. The control part of the ADeLine chip is custom designed for the size reduction, high speed performance and low power dissipation. The memory has been integrated in double poly, double metal AMS 0.8 mu m CMOS. It has 3.5 V input and output swings, a linearity within +/- 6 mV in a 2 V range and 11 bits of resolution. (C) 1999 Elsevier Science B.V. All rights reserved.

Switched capacitor arrays analog memory for sparse data sampling

LO PRESTI, DOMENICO;PETTA, Catia Maria Annunziata;RUSSO, Marco
1999-01-01

Abstract

We present the design and the test performed on ADeLinel, a Full-Custom Analog Memory for sparse data sampling. It has been designed as an array of switched capacitors. It is only one channel of 8 cells. The control part of the ADeLine chip is custom designed for the size reduction, high speed performance and low power dissipation. The memory has been integrated in double poly, double metal AMS 0.8 mu m CMOS. It has 3.5 V input and output swings, a linearity within +/- 6 mV in a 2 V range and 11 bits of resolution. (C) 1999 Elsevier Science B.V. All rights reserved.
File in questo prodotto:
File Dimensione Formato  
Switched capacitor arrays analog memory for sparse data sampling.pdf

solo gestori archivio

Tipologia: Versione Editoriale (PDF)
Dimensione 281.99 kB
Formato Adobe PDF
281.99 kB Adobe PDF   Visualizza/Apri

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/20.500.11769/1593
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 14
  • ???jsp.display-item.citation.isi??? 11
social impact