The paper proposes a parallel VLSI architecture to implement the data link layer in HSLANs and MANs. The proposed architecture is then assessed by modelling it through a Petri Network simulation tool. The results obtained show that the data link layer implemented according to the proposed architecture can effectively work at a data rate up to 150 Mbps.

A parallel VLSI architecture for high speed protocol implementation

CATANIA, Vincenzo;CAVALIERI, Salvatore
;
L. VITA
1990-01-01

Abstract

The paper proposes a parallel VLSI architecture to implement the data link layer in HSLANs and MANs. The proposed architecture is then assessed by modelling it through a Petri Network simulation tool. The results obtained show that the data link layer implemented according to the proposed architecture can effectively work at a data rate up to 150 Mbps.
1990
9788185198415
File in questo prodotto:
File Dimensione Formato  
ICCC90.pdf

solo utenti autorizzati

Tipologia: Versione Editoriale (PDF)
Dimensione 7 MB
Formato Adobe PDF
7 MB Adobe PDF   Visualizza/Apri

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/20.500.11769/94227
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus ND
  • ???jsp.display-item.citation.isi??? ND
social impact